

# **Granite River Labs**

PCI Express® 5.0 Base Specification (Version 1.0)

Receiver Test Method of Implementation (MOI)

for Anritsu 32Gbps Physical Layer Test Suite

Using Anritsu MP1900A BERT,

High Performance Real-Time Oscilloscope,

and GRL-PCIE5-BASE-RXA Calibration and Test Software



Published on 22 September 2022





#### **DISCLAIMER**

This document is provided "as is" with no warranties whatsoever, including any warranty of merchantability, no infringement, fitness for any particular purpose, or any warranty otherwise arising out of any proposal, specification, or sample. The GRL disclaims all liability for infringement of proprietary rights, relating to use of information in this specification. No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted herein.

All product names are trademarks, registered trademarks, or service marks of their respective owners.



Copyright © 2022 Granite River Labs. All rights reserved.



## **TABLE OF CONTENTS**

| 1 | IN                                            | TRO                     | DDUCTION                                                                                                                          | 7                                     |
|---|-----------------------------------------------|-------------------------|-----------------------------------------------------------------------------------------------------------------------------------|---------------------------------------|
|   | 1.1                                           | GLO                     | DSSARY                                                                                                                            | 8                                     |
|   | 1.2                                           | Ref                     | FERENCE DOCUMENTS                                                                                                                 | 8                                     |
| 2 | RE                                            | SO                      | URCE REQUIREMENTS                                                                                                                 | 10                                    |
|   | 2.1                                           | Equ                     | JIPMENT REQUIREMENTS                                                                                                              | . 10                                  |
|   | 2.2                                           | Sof                     | TWARE REQUIREMENTS                                                                                                                | . 11                                  |
| 3 | 3.1<br>3.1<br>3.1<br>3.2<br>3.2<br>3.2<br>3.2 | 1<br>2<br>3<br>CON      | NG UP GRL-PCIE5-BASE-RXA SOFTWARE  Download and Set Up GRL-PCIE5-BASE-RXA Software                                                | . 14<br>PC)14<br>. 15<br>. 15<br>. 16 |
| 4 |                                               |                         | RATING USING GRL-PCIE5-BASE-RXA SOFTWARE                                                                                          | 22                                    |
|   | 4.1<br>4.1<br>4.1<br>4.1<br>4.1               | CAL<br>1<br>2<br>3<br>4 | IBRATION FOR TP1 (OUTPUT OF BERT GENERATOR)                                                                                       | . 23<br>. 23<br>. 24<br>. 25<br>. 27  |
|   | 4.2<br>4.2<br>4.3                             | 2.2                     | Setup for TP2 CalibrationRun Calibration Steps at TP2                                                                             | . 30                                  |
| 5 | TE                                            | STI                     | NG USING GRL-PCIE5-BASE-RXA SOFTWARE                                                                                              | 32                                    |
|   | 5.1<br>5.1<br>5.1<br>5.1<br>5.1<br>5.1        | 1<br>2<br>3<br>4<br>5   | Test Setup Receiver Compliance Tests Receiver Margin Tests Configure Receiver Test Parameters Apply Calibrated Values for Testing | . 33<br>. 34<br>. 34<br>. 34<br>. 35  |
| 6 | IN                                            |                         | RPRETING TEST REPORT                                                                                                              | 37                                    |





|    | 6.1  | DUT Information                                                               | 37             |
|----|------|-------------------------------------------------------------------------------|----------------|
|    | 6.2  | SUMMARY TABLE                                                                 | 38             |
|    | 6.3  | Calibration Data Results                                                      | 39             |
|    | 6.4  | Compliance Test Results                                                       | 40             |
|    | 6.5  | Margin Test Results                                                           | 41             |
| 7  | SA   | VING AND LOADING TEST SESSIONS                                                | 42             |
| 8  | ΑP   | PENDIX A: METHOD OF IMPLEMENTATION (MOI) USING AUTOMA                         | ΓION43         |
|    | 8.1  | PERFORM CALIBRATION AT TP1                                                    | 43             |
|    | 8.1  | 1 Pre-shoot Calibration                                                       | 43             |
|    | 8.1  | 2 De-emphasis Calibration                                                     | 43             |
|    | 8.1  | 3 Launch Amplitude Calibration                                                | 44             |
|    | 8.1  | 4 RJ Calibration                                                              | 44             |
|    | 8.1  | 5 SJ Calibration                                                              | 45             |
|    | 8.1  | 6 SJ Tone Calibration                                                         | 45             |
|    | 8.2  | PERFORM CALIBRATION AT TP2                                                    | 46             |
|    | 8.2  | 1 ISI Calibration (CEM Connector Channel + Replica Channel) [Applicable on    | ly if CTS      |
|    | ver. | sion '1.0' is being used as the measurement reference method AND supported IS | l Generator of |
|    | eith | er PCIe ISI Board or Artek is used.]                                          | 46             |
|    | 8.2  | 2 Common Mode (CM) Sinusoidal Interference Calibration                        | 46             |
|    | 8.2  | <b>,</b> ,                                                                    |                |
|    | 8.2  | 4 Stress Jitter Voltage Eye Calibration                                       | 47             |
| 9  | AP   | PENDIX B: ARTEK CLE MODEL SERIES INSTALLATION                                 | 49             |
| 10 | ) A  | PPENDIX C: CONNECTING KEYSIGHT OSCILLOSCOPE TO PC                             | 52             |
| 11 | L A  | PPENDIX D: CONNECTING TEKTRONIX OSCILLOSCOPE TO PC                            | 54             |



# **List of Figures**

| Figure 1. Select and Launch GRL Framework                                              | 12 |
|----------------------------------------------------------------------------------------|----|
| Figure 2. Launch PCIe 5.0 Base Rx Test Application                                     | 13 |
| Figure 3. See License Details                                                          | 13 |
| Figure 4. Check License for Installed Applications                                     | 13 |
| Figure 5. Connect Instruments with GRL-PCIE5-BASE-RXA Software                         | 15 |
| Figure 6. Session Info Page                                                            | 16 |
| Figure 7. Select SJ Frequencies                                                        | 16 |
| Figure 8. User SJ Frequencies Setting                                                  | 17 |
| Figure 9. Rx Package Settings                                                          | 17 |
| Figure 10. Seasim Settings                                                             | 18 |
| Figure 11. DM and CM Calibration Settings                                              | 18 |
| Figure 12. SSC and Refclk Setup                                                        | 18 |
| Figure 13. Connection Setup                                                            | 19 |
| Figure 14. Preset Settings                                                             | 19 |
| Figure 15. BER Loopback Test Method                                                    | 19 |
| Figure 16. Loopback Mode Setup                                                         | 20 |
| Figure 17. BER Test Setup                                                              | 20 |
| Figure 18. Compliance BER and Maximum Errors Setup                                     | 21 |
| Figure 19. Margin Search Parameters Setup                                              | 21 |
| Figure 20. Rx Calibration/Test Schematic Overview from the PCIe 5.0 Base Specification | 22 |
| Figure 21. Typical Setup for TP1 Calibration                                           | 23 |
| Figure 22. Recommended Setup for TP1 Calibration Using Tektronix ATI Scope             | 24 |
| Figure 23. Calibration Selection                                                       | 25 |
| Figure 24. Calibration Parameters Configuration Page                                   | 26 |
| Figure 25. Run Tests                                                                   | 27 |
| Figure 26. TP1 Connection Diagram Dialog Example                                       | 28 |
| Figure 27. Typical Setup for TP2 Calibration                                           | 28 |
| Figure 28. Recommended Setup for TP2 Calibration Using Tektronix ATI Scope             | 29 |
| Figure 29. Final Calibrated Stressed Eye Diagram Example                               | 30 |
| Figure 30. Calibration Target Overwrite Page                                           | 31 |
| Figure 31. Typical Receiver DUT Test Setup                                             | 33 |
| Figure 32. Selecting Receiver Compliance Tests                                         | 34 |
| Figure 33. Selecting Receiver Margin Tests                                             | 34 |
|                                                                                        |    |





| Figure 34. Receiver Test Parameters Configuration Page      | 35 |
|-------------------------------------------------------------|----|
| Figure 35. Selecting To Apply Calibration Values            | 35 |
| Figure 36. Report Results Page                              | 37 |
| Figure 37. DUT Information                                  | 37 |
| Figure 38. Summary Table                                    | 38 |
| Figure 39. Calibration Results Example                      | 39 |
| Figure 40. Compliance Test Results Example                  | 40 |
| Figure 41. Margin Test Results Example                      | 41 |
| Figure 42. Saving and Loading Calibration and Test Sessions | 42 |
| Figure 43. De-emphasis Calibration Caltable Graph           | 44 |
| FIGURE 44. DEVICE MANAGER WINDOW                            | 49 |
| Figure 45. Update Driver Window                             | 50 |
| Figure 46. Windows Security Window And Confirmation Window  | 50 |
| Figure 47. Device Manager Window After Installation         | 50 |
| FIGURE 48. CLE SERIES GUI                                   | 51 |
| Figure 49. Keysight Connection Expert                       | 52 |
| Figure 50. Oscilloscope's VISA Address                      | 53 |
| Figure 51. OpenChoice Instrument Manager In Start Menu      | 54 |
| Figure 52. OpenChoice Instrument Manager Menu               | 55 |



## 1 Introduction

This User Guide & MOI describes the procedures for receiver (Rx) calibration and jitter tolerance testing based on the PCIe Base 5.0 (ASIC) Specification (for 32 GT/s), using the GRL-PCIE5-BASE-RXA PCIe 5.0 Base Specification Receiver Calibration and Test Software to automate the Anritsu BERT Model (MP1900A) and a high performance real-time oscilloscope to calibrate the stressed eye opening and test receiver conformance and jitter tolerance. The GRL-PCIE5-BASE-RXA software uses Seasim statistical data eye simulator to establish the calibrated test channel DDJ. The final calibrated eye diagram uses the Seasim software to achieve the final stressed eye calibration.

The BERT and appropriate accessories provide the necessary test patterns with jitter, ISI, and crosstalk. Additionally, the BERT is used to add the required transmitter (Tx) equalization. The receiver jitter tolerance test includes various Differential Mode Sinusoidal Interference, minimum transmitter voltage amplitude, and jitter which includes random jitter and a sinusoidal periodic jitter component that is swept across specific frequency intervals.

Once the stressed receiver eye opening has been calibrated, the receiver jitter tolerance and margin testing can then be performed on the device under test (DUT). The BERT is used to transmit a modified compliance pattern to the receiver DUT and monitors that the loopback pattern conforms to a Bit Error Ratio (BER) that is less than 10<sup>-12</sup> with a confidence level of 95%.

In summary, this User Guide & MOI basically describes using the GRL-PCIE5-BASE-RXA software to:

- Calibrate the stressed eye at the receiver of the DUT.
  - o This includes calibrating Voltage Swing, Random Jitter (RJ), Sinusoidal Jitter (SJ), Insertion Loss (ISI), Differential Mode Noise, Common Mode Noise, Tx Equalization and Eye Height & Width.
- 2. Test the receiver using Bit Error Ratio (BER) as a metric. The receiver path is tested with worst case eye to ensure a BER of less than 10<sup>-12</sup> can be achieved.

Note: Important information detailing method of implementation using automation, oscilloscope and cable calibration, as well as other setup information are included in Appendixes of this document. It is highly recommended to thoroughly review these information prior to performing any testing or data collection.

The GRL-PCIE5-BASE-RXA software is designed to work with the Anritsu BERT as a signal source and error detector for automation of the PCIe Gen 5.0 Base Receiver calibration and testing. Details on how to set up and configure the GRL software are provided in this document.



## 1.1 Glossary

SJ Sinusoidal Jitter

ISI Inter Symbol Interference

RJ Random Jitter

CTLE Continuous Time Linear Equalization

DFE Decision Feedback Equalization

CDR Clock / Data Recovery

BER Bit Error Rate

BERT Bit Error Rate Tester

EH Eye Height
EW Eye Width

DPP Digital Pre-emphasis Processor

Upstream Reference to Host Test Setup (Calibrated with Device Channel)

Downstream Reference to Device Test Setup (Calibrated with Host Channel)

DUT Device Under Test

#### 1.2 Reference Documents

- [1] PCI Express<sup>®</sup> Base Specification Rev. 5.0; Version 1.0; May, 2019
- [2] PCI Express Card Electromechanical Specification, Revision 4.0
- [3] PCI Express to PCI/PCI-X Bridge Specification, Revision 1.0
- [4] PCI Express Mini Card Electromechanical Specification, Revision 2.1
- [5] PCI Express OCuLink Specification, Revision 1.0
- [6] PCI Express M.2 Specification, Revision 1.1
- [7] PCI Express External Cabling Specification, Revision 2.0
- [8] PCI Express ExpressModule Electromechanical Specification, Revision 1.0
- [9] PCI-X Addendum to the PCI Local Bus Specification, Revision 2.0
- [10] PCI Hot-Plug Specification, Revision 1.1
- [11] PCI Standard Hot-Plug Controller and Subsystem Specification, Revision 1.0
- [12] PCI Code and ID Assignment Specification, Revision 1.9 (or later)
- [13] PCI Firmware Specification, Revision 3.2
- [14] Advanced Configuration and Power Interface Specification, Revision 6.2
- [15] Unified Extensible Firmware Interface (UEFI) Specification Version 2.7 Errata A
- [16] Guidelines for 64-bit Global Identifier (EUI-64) Registration Authority
- [17] Multi-Root I/O Virtualization and Sharing Specification, Revision 1.0





The most current versions of above documents and ECNs are available to PCI-SIG Working Group members at: <a href="http://www.pcisig.com/specifications/pciexpress/">http://www.pcisig.com/specifications/pciexpress/</a>.



## 2 Resource Requirements

## 2.1 Equipment Requirements

TABLE 1. EQUIPMENT REQUIREMENTS – SYSTEMS AND ACCESSORIES

| Equipment                          | Qty. | Description                                    | Key Specification Requirement                                                                                                                       |
|------------------------------------|------|------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|
| Keysight/Tektronix<br>Oscilloscope | 1    | High Performance Real-time<br>Oscilloscope [a] | ≥ 50 GHz bandwidth with Windows 7+ OS [b]                                                                                                           |
| Anritsu MP1900A<br>BERT            | 1    | 64.2G bit/s or 64.2G baud                      | ynthesizer ation Source s SI Pulse Pattern Generator, or MU196020A PAM4 Pulse Pattern Generator <sup>[c]</sup> t/s Error Detector, or MU196040B 58G |
| ISI Generator                      | 1    | PCIe Gen 5 Base Spec compliant F               | Fixed or Variable ISI Channel <sup>[d]</sup>                                                                                                        |
| V(m) - K(f) Adapter                | 2    | 34VKF50A Coaxial Adapter, only re<br>Generator | quired if using a PAM4 Pulse Pattern                                                                                                                |
| Computer 1                         |      | Laptop or desktop (Windows 7+ C                | S) for automation control                                                                                                                           |

<sup>&</sup>lt;sup>[a]</sup> Oscilloscope with scope software requirements as specified in vendor specific MOI's. For example, when using the Keysight Scope, scope software such as Keysight InfiniiSim / EZ-JIT / Serial Data Analysis / Serial Data Equalization that are required for testing and signal processing must be pre-installed on the Scope. Similarly, the Tektronix Scope shall be used with DPOJET (Jitter and Eye Analysis Tools) software for making measurements.

<sup>[</sup>b] Oscilloscope with scope bandwidth as specified in vendor specific MOI's.

<sup>[</sup>c] The GRL-PCIE5-BASE-RXA software supports the NRZ or PAM4 signal.

<sup>[</sup>d] The Artek CLE Model Series is supported for variable ISI generation. Refer to Appendix of this document for the Artek CLE Series driver installation procedure.



**Note:** Cable connector type and length requirements may vary according to the lab setup and the dimensions of the DUT board. Table below is a recommended list. Please also refer to the respective manufacturer for detailed cabling recommendations related to PCI Express.

TABLE 2. EQUIPMENT REQUIREMENTS – CABLES

| Cable                                                                                  | Qty.    | Key Specification Requirement    |
|----------------------------------------------------------------------------------------|---------|----------------------------------|
| Anritsu J1508A BNC to SMA cable pair                                                   | 1 pair  | For MU181000A/B to MU181500B     |
| Anritsu J1624A SMA-SMA cable                                                           | 3       | 30cm                             |
| Anritsu J1625A SMA-SMA cable                                                           | 4       | 100cm                            |
| Anritsu J1551A or Huber Suhner 0130-314-00 K-K phase matched cable pair                | 3 pairs | 3ft                              |
| Anritsu J1746A K-K cable set                                                           | 1       | For MU195050A output connections |
| Rosenberger L71-456-102 or Rosenberger RNA 0111 603841, phase matched SMA-SMP adapters | 2 pairs |                                  |

## 2.2 Software Requirements

TABLE 3. SOFTWARE REQUIREMENTS

| Software                            | Source                                                                                                                                                                                                                                                  |
|-------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| GRL-PCIE5-BASE-RXA                  | Granite River Labs PCIe® 5.0 (32 GT/s) Base Specification Receiver Calibration and Test Automation Software – <a href="https://www.graniteriverlabs.com">www.graniteriverlabs.com</a> Included with Node Locked License to single oscilloscope or PC OS |
| VISA (Virtual Instrument            | VISA Software is required to be installed on the controller PC running GRL-PCIE5-BASE-RXA software. GRL's software framework has been tested to work with all three versions of VISA available on the Market:                                           |
| Software Architecture) API Software | 1. NI-VISA: http://www.ni.com/download/ni-visa-17.0/6646/en/                                                                                                                                                                                            |
| Software                            | 2. Keysight IO Libraries: <u>www.keysight.com</u> (Search on IO Libraries)                                                                                                                                                                              |
|                                     | 3. Tektronix TekVISA: <u>www.tek.com</u> (Downloads > Software > TekVisa)                                                                                                                                                                               |
| Seasim                              | Seasim tool for post-process analysis of the captured waveform (Eye Opening simulation software at TP2P) – <a href="https://www.pcisig.com">www.pcisig.com</a>                                                                                          |



## 3 Setting Up GRL-PCIE5-BASE-RXA Software

This section provides procedures for installing, configuring and verifying the operation of the GRL-PCIE5-BASE-RXA PCIe 5.0 Base Receiver Test software at 32 GT/s. It also helps you familiarize yourself with the basic operation of the software.

The GRL software installer automatically creates shortcuts in the Desktop and Start Menu.

To open the software, follow the procedure in the following section.

### 3.1.1 Download and Set Up GRL-PCIE5-BASE-RXA Software

Install, launch and set up the GRL-PCIE5-BASE-RXA software:

- 1. If the GRL-PCIE5-BASE-RXA software is to be installed on a PC (where it is referred to as 'controller PC'), install VISA (Virtual Instrument Software Architecture) on to the PC where the GRL software is to be used (see Section 2.2).
- 2. Download the software ZIP file package from the Granite River Labs support site.
- 3. The zip file contains:
  - a) **PCIe5\_0\_BaseANPatternFilesInstallationxxxxxxxxxSetup.exe** Run this on the Anritsu Signal Quality Analyzer to install the test pattern setup files.
  - b) **PCIEGen5ANBaseSpecTestApplicationxxxxxxxxxSetup.exe** Run this on the controller PC or oscilloscope to install the GRL-PCIE5-BASE-RXA application.
  - c) **PCIe5\_0\_BaseANRxTestScopeSetupFilesInstallationxxxxxxxxSetup.exe** Run this on the oscilloscope to install the scope setup files.
- 4. Launch and set up the software as follows:
  - a) Open the GRL folder from the Windows Start menu. Click on **GRL Automated Test Solutions** within the GRL folder to launch the GRL software framework.



FIGURE 1. SELECT AND LAUNCH GRL FRAMEWORK



b) From the Application→Rx Test Solution drop-down menu, select "Anritsu PCIe 5.0 Base Rx Test" to start the PCIe 5.0 Base Rx Test Application. If the selection is grayed out, it means that your license has expired.



FIGURE 2. LAUNCH PCIE 5.0 BASE RX TEST APPLICATION

i) To enable license, go to License → License Details.



FIGURE 3. SEE LICENSE DETAILS

ii) Review the installed application.



FIGURE 4. CHECK LICENSE FOR INSTALLED APPLICATIONS

- iii) Activate a License:
- [1] If you have an Activation Key, enter it in the box provided, and select **Activate**.



[2] If you do not have an Activation Key, select **Close** to use the software for 10 days free of charge.

**Note:** Once the 10-day trial times out, you will need to request an Activation Key for future usage on the same computer or oscilloscope. The demo software is also limited in its capability, in that it will only calibrate the maximum frequency for each data rate. Thus, the demo version cannot be used to fully calibrate and test a device.

For Demo and Beta Customer License Keys, please request an Activation Key by contacting <a href="mailto:support@graniteriverlabs.com">support@graniteriverlabs.com</a>.

## 3.1.2 Connection Configuration

- Connect the Anritsu MP1900A BERT via LAN to the GRL automation control enabled Scope or PC. The BERT and MX183000A software can be connected using connection string formats similar to the following examples:
  - BERT: "TCPIP0::192.168.0.14::5001::SOCKET" or "192.168.0.14:5001"
  - MX183000A: "TCPIP0::192.168.0.14::5000::SOCKET" or "192.168.0.14:5000"

Note the IP addresses listed above are only examples and should be changed according to the actual network connection being used..

- Connect the Artek ISI Generator (if used) via USB to the GRL automation control enabled Scope or PC. (Note: The USB driver software for the ISI Generator must be installed on the controller Scope or PC. The driver is available from the ISI Generator manufacturer. Refer to Appendix of this MOI for driver installation information.)
- Connect the oscilloscope with the controller PC through either GPIB, USB or LAN. (Note: Additional information for connecting the Keysight and Tektronix oscilloscopes to the controller PC is provided in the Appendix of this MOI.)

### 3.1.3 Launch and Set Up GRL-PCIE5-BASE-RXA Software (on the Scope or Controller PC)

- 1. Launch the GRL Host Application from "Start Menu -> GRL -> GRL Automated Test Solutions".
- 2. Select "Application -> Rx Test Solution -> Anritsu PCIe 5.0 Base Rx Test Application".
- 3. On the Scope or controller PC, obtain the network addresses for all the connected instruments from the device settings. Note these addresses as they will be used to connect the instruments to the GRL-PCIE5-BASE-RXA software.
- 4. On the Equipment Setup page of the GRL PCIe 5.0 Base Rx Test Application, type in the address of each connected instrument into the 'Address' field.

(Note: If the GRL software is installed on the **Tektronix Scope**, ensure the Scope is connected via GPIB and type in the GPIB network address, for example "GPIB8::1::INSTR".)



If the GRL software is installed on the PC to control the Scope, type in the Scope IP address, for example "TCPIP0::192.168.0.110::inst0::INSTR". Note to **omit** the Port number from the address.

(Note: If the GRL software is installed on the **Keysight Scope**, and if there is error in connection, type in the Scope IP address as "TCPIPO::192.168.0.4::5025::SOCKET".)

Then select the "lightning" button ( 🗲 for each connected instrument.

The "lightning" button should turn green ( once the software has successfully established connection with each instrument.



FIGURE 5. CONNECT INSTRUMENTS WITH GRL-PCIE5-BASE-RXA SOFTWARE

## 3.2 Configuring the GRL-PCIE5-BASE-RXA Software Before Calibration

Once all equipment is successfully connected from the previous section, proceed to set up the preliminary settings before going to the advanced measurement setup.

### 3.2.1 Enter Test Session Information

Select from the menu to access the **Session Info** page. Enter the information as required for the test session that is currently being run. The information provided will be included in the test report generated by the software once tests are completed.

- The fields under **DUT Info** and **Test Info** are defined by the user.
- The **Software Info** field is automatically populated by the software.





FIGURE 6. SESSION INFO PAGE

#### 3.2.2 Set Measurement Conditions

Select from the menu to access the **Conditions** page to set the conditions for calibration and testing.

Recommended procedure:

- Step 1: When calibrating, select all required conditions and perform the calibration.
- Step 2: Once calibration is completed and ready for testing, re-select the conditions that will be used for specific tests.

SJ tab: Select SJ Frequencies as defined by the Specification for calibration or testing.



FIGURE 7. SELECT SJ FREQUENCIES



### 3.2.3 Set Up Measurement Requirements

Select from the menu to access the **Setup Configuration** page. Use this page to configure the necessary measurement-related settings prior to running calibration and tests.

### 3.2.3.1 User SJ Frequencies Setting

Set custom SJ frequencies to test for condition setup on the Conditions page.



FIGURE 8. USER SJ FREQUENCIES SETTING

## 3.2.3.2 Rx Package Settings

Set up user-defined Rx Behavioral package to be applied during post processing analysis for the Eye Height and Eye Width Calibration.



FIGURE 9. RX PACKAGE SETTINGS

#### 3.2.3.3 Seasim Settings

Set the intrinsic noise and jitter (if required) to be used in the Seasim calculation.





FIGURE 10. SEASIM SETTINGS

#### 3.2.3.4 DM and CM Calibration Settings

Specify or use the default frequency values for Differential Mode (DM) and Common Mode (CM) calibration.



FIGURE 11. DM AND CM CALIBRATION SETTINGS

#### 3.2.3.5 Clock Setup

Select the checkbox to enable Spread Spectrum Clock (SSC) capabilities for calibration and receiver testing (if supported by the DUT) for informative purpose. Set the Frequency and Deviation values for SSC.

Select the type of Rx Reference Clock architecture/mode to be used when testing the Rx DUT (depending on which clock mode is supported by the DUT). For the Common Clock (CC) Refclk mode, a single Refclk source is applied for both the BERT signal generator and the DUT along with SSC and SJ mask. For the Independent Refclk (IR) mode, or in this case "Separate" Refclk mode, two Refclk sources are applied for both the BERT signal generator and the DUT along with independent SSC and SJ mask.



FIGURE 12. SSC AND REFCLK SETUP

### 3.2.3.6 Connection Setup

Set to use Real Edge connection for test setup on the Oscilloscope. *Note: This setting is only applicable for the Keysight Scope and will be disabled when the Tektronix Scope is used.* 





FIGURE 13. CONNECTION SETUP

### 3.2.3.7 Preset Settings

Select the preset to use, and optionally custom Pre-shoot and De-emphasis settings.



FIGURE 14. PRESET SETTINGS

## 3.2.3.8 Error Counter Setup

Enable loopback test mode for the Rx base DUT for error detection. If the DUT can be configured to loopback mode, select 'LoopBack', if not select 'Manual'.



FIGURE 15. BER LOOPBACK TEST METHOD



### 3.2.3.9 Loopback Mode Setup

If "LoopBack" has been selected from the Error Counter tab, then select "Clock Recovery" in the Clock Recovery Method drop-down on the Loopback Mode tab. *Other options on the Clock Recovery Method drop-down are not yet supported.* Select to apply the default Jitter Tolerance loop bandwidth type or manually define the loop bandwidth values for the clock recovery.

If a Custom Pattern is to be used for error detection analysis, select the checkbox and then select the test pattern type. If the checkbox is not selected, a default test pattern will be used.



FIGURE 16. LOOPBACK MODE SETUP

### 3.2.3.10 Error Detector Setup

Enable or disable CTLE and Skip Ordered Set (SKP OS) symbol filtering for BER testing.



FIGURE 17. BER TEST SETUP

### 3.2.3.11 Compliance BER Setup

Set the allowable BER and Maximum Error limits to be tested for compliance. By default, these limits are set to Specification, but can be defined by the user. The syntax '1e-12' indicates 1x10<sup>-12</sup>, and is the only syntax supported in this field. In normal circumstances, any error count above one constitutes a fail.





FIGURE 18. COMPLIANCE BER AND MAXIMUM ERRORS SETUP

### 3.2.3.12 Margin Setup

Select the target BER, step size, and limits to be applied during marginal testing.



FIGURE 19. MARGIN SEARCH PARAMETERS SETUP



## 4 Calibrating Using GRL-PCIE5-BASE-RXA Software

Calibration for PCI Express 5.0 Base Specification are performed at two physical test points – TP1 and TP2. TP1 is a physical test point for calibration without the effect of a channel. An adjustable calibration channel is defined that is to be used along with the replica channel for stressed eye calibration. After calibration the signal source will go through the breakout channel to the DUT for Rx compliance testing. TP2 is a physical test point that will affect the eye opening due to trace length. Post processing analysis of the signal is performed at the TP2P test point using the Seasim application to simulate the stressed eye opening after applying Rx Behavioral package, Rx CTLE, and DFE (if required).

To calibrate the stressed eye at TP2, the calibration channel shall receive signals with appropriate test patterns generated by the signal source. After calibration the signal source shall be used for testing Rx DUT compliance.

Note: Calibration for the differential voltage swing and Tx equalization of the signal source are performed at the TP3 test point. Overall calibration channel loss shall be determined after the TP3 test point.



FIGURE 20. RX CALIBRATION/TEST SCHEMATIC OVERVIEW FROM THE PCIE 5.0 BASE SPECIFICATION



## 4.1 Calibration for TP1 (Output of BERT Generator)

### 4.1.1 Setup for TP1 Calibration



FIGURE 21. TYPICAL SETUP FOR TP1 CALIBRATION

### **Connection Steps:**

- 1. Using a SMA-SMA short cable, connect the MU181000A/B clock output to the MU181500B Ext clock input.
- 2. Using a SMA-SMA short cable, connect the MU181500B jittered clock output to the MU195020A/MU196020A Ext clock input.
- 3. Using BNC-SMA cables, connect the MU181000A/B Ext I\_Ext Q to the MU181500B I\_Q output.
- 4. Using coaxial cables, connect the MU195020A/MU196020A data outputs to the MU195050A data inputs.
- 5. Using phase matched K-K coaxial cables, connect the MU195050A data outputs to Channels 1 and 3 on the oscilloscope.

### 4.1.1.1 TP1 Calibration Setup with Tektronix ATI Based Oscilloscope

If the Tektronix ATI based oscilloscope is being used, proceed with the following TP1 calibration setup.





FIGURE 22. RECOMMENDED SETUP FOR TP1 CALIBRATION USING TEKTRONIX ATI SCOPE

Note: Make sure that the "Tektronix Scope Configuration" is set to **Dual ATI** in the Configurations page (see Section 4.1.3).

- 1. Follow back the same connections from step 1 to 4 in Section 4.1.1 above.
- 2. Then using phase matched K-K coaxial cables, connect the MU195050A data outputs to Channels 1 and 2 on the Tektronix ATI based oscilloscope through 6 dB attenuators.

#### 4.1.2 Select Calibration

The following calibration are defined at TP1 and TP2 Test Points.

#### Calibration at TP1:

- 1. Preset 4 Calibration
- 2. Pre-shoot Calibration
- 3. De-emphasis Calibration
- 4. Launch Amplitude Calibration
- 5. RJ Calibration
- 6. SJ Calibration
- 7. SJ Tone Calibration

### Calibration at TP2, can be Downstream (for Host) or Upstream (for Device):

- 8. Downstream or Upstream:
  - a. ISI Calibration (CEM Connector Channel + Replica Channel)
  - b. Common Mode (CM) Sinusoidal Interference Calibration
  - c. Differential Mode (DM) Sinusoidal Interference Calibration (Achieves Calibrated Eye Height)



d. Stressed Jitter Voltage Calibration (Final stressed voltage and jitter eye adjustment to achieve Calibrated Eye Width using the Seasim calibration method)

The GRL-PCIE5-BASE-RXA software automatically calibrates these parameters when initiated. See Appendix for an implementation method with automation for the above calibration.

The test selection panel allows the calibration/tests that need to be performed to be selected. Initially, when starting for the first time or changing anything in the setup, it is suggested to run calibration first. If the calibration is not completed, the Rx DUT tests will throw an error when initiated.



FIGURE 23. CALIBRATION SELECTION

### 4.1.3 Configure Calibration Parameters

After selecting the desired calibration, the user can select from the menu to access the **Configurations** page. Set the required parameters for calibration as described below.

To return all parameters to their default values, select the 'Set Default' button.





FIGURE 24. CALIBRATION PARAMETERS CONFIGURATION PAGE

TABLE 4. CALIBRATION PARAMETERS DESCRIPTION

| Parameter                                        | Description                                                                                                              |
|--------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------|
| Minimum & Maximum Preset for Eye Calibration     | Select the range of presets to be applied for stressed eye calibration.                                                  |
| Custom ISI Trace                                 | Select 'True' to enable generating custom ISI trace for ISI calibration.                                                 |
| Final Eye Amplitude<br>Calibration On First Pass | Select 'True' to allow the final stressed voltage/jitter eye to be calibrated over the first attempt of calibration run. |
| Scope Bandwidth (GHz)                            | Select the bandwidth supported by the oscilloscope in use.                                                               |
| Seasim Config File                               | Enter the specific Seasim configuration template file to be used for Seasim measurements.                                |
| Override DM Multiplier                           | Select 'True' to use the upstream/downstream multiplier value for estimation of Differential Mode (DM) at TP2.           |
| Downstream & Upstream DM<br>Multiplier           | Enter the multiplier value for conversion of DM at TP2P to TP2 for downstream and upstream devices.                      |
| Final Eye Convergence                            | Select 'Strict' to ensure that final eye width and height from eye                                                       |



|                                                    | calibration converge within specification beyond prediction curve.                                                                                                                   |
|----------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Tektronix Scope Configuration                      | If the Tektronix Scope is to be used for measurements, select either the Single-shot based Scope or the Tektronix' owned Dual Asynchronous Time Interleaving (Dual ATI) based Scope. |
| Channel Skew (ps) for<br>Tektronix Scope Only      | If the Tektronix ATI based Scope is to be used for measurements, enter the channel skew or timing to perform alignment of the Scope channels.                                        |
| Dual ATI Channel Plus & Minus<br>De-Embedding File | If the Tektronix ATI based Scope is to be used for measurements, specify the file name for de-embedding on the respective Scope channel.                                             |

### 4.1.4 Run Calibration at TP1

Select from the menu to select the following run options and then start running the selected calibration.

- **Skip Test if Result Exists** If previous calibration results exist, the GRL software will *skip* the calibration steps that have existing reports.
- **Replace if Result Exists** If previous calibration results exist, the GRL software will *replace* each step in the calibration with new results.



FIGURE 25. RUN TESTS

Select the **Run Tests** button to start running calibration.

When running calibration at TP1, the GRL software will display the connection diagram as a first step to help the user make sure all connections are proper before calibration is performed. Example as below:





FIGURE 26. TP1 CONNECTION DIAGRAM DIALOG EXAMPLE

## 4.2 Calibration for TP2 (Output of Long Channel)

### 4.2.1 Setup for TP2 Calibration



FIGURE 27. TYPICAL SETUP FOR TP2 CALIBRATION



## **Connection Steps:**

- 1. Using back the same BERT connections from the TP1 calibration, disconnect the MU195050A data outputs from the oscilloscope channels.
- 2. Connect the MU195050A data outputs to the variable ISI board (with CEM connector and replica trace).
- 3. Connect the variable ISI board to Channels 1 and 3 on the oscilloscope.

### 4.2.1.1 TP2 Calibration Setup with Tektronix ATI Based Oscilloscope

If the Tektronix ATI based oscilloscope is being used, proceed with the following TP2 calibration setup.



FIGURE 28. RECOMMENDED SETUP FOR TP2 CALIBRATION USING TEKTRONIX ATI SCOPE

Note: Make sure that the "Tektronix Scope Configuration" is set to **Dual ATI** in the Configurations page (see Section 4.1.3).

- 1. Using back the same BERT connections from the TP1 calibration in Section 4.1.1.1, disconnect the MU195050A data outputs from the oscilloscope channels.
- 2. Connect the MU195050A data outputs to the variable ISI board (with CEM connector and replica trace).
- 3. Then connect the variable ISI board to Channels 1 and 2 on the Tektronix ATI based oscilloscope through 6 dB attenuators.



### 4.2.2 Run Calibration Steps at TP2

Repeat Section 4.1.2 to complete the selected calibration steps at TP2.

After calibrating the loss profile to be used by adjustment of de-emphasis, ISI measurement, CM Sinusoidal Interference, DM Sinusoidal Interference, Final ISI and SJ adjustments to achieve calibrated eye height and width, the final calibrated stressed Eye diagram is calculated by Seasim and should look similar to the following example.

 $\begin{array}{c} step=DMXmV\_LV800mV\_0-10\\ job=DMXmV\_LV800mV\_0-10\\ Ul=31.3ps\ adapt\_FOM=area\ RxBw=28.0GHz\ RxBw2=28.0GHz\\ txc=[0,1,0]\ pre\_rxc=[-45.9,-14.4,-5.4,-1.3,-1,0.1]\ cdly=-0.30\\ DC=-6.0dB\ fp=9.50GHz\ DC2=-0.0dB\ fp2=0.74GHz\ ac2=4.3dB \end{array}$ 



FIGURE 29. FINAL CALIBRATED STRESSED EYE DIAGRAM EXAMPLE

## 4.3 Configure Calibration Target Values

For debugging purposes ONLY, the default calibration target values can be changed for the RJ and

CM calibration. To do this, select from the menu to access the Calibration page.

By default, the calibration target values are those defined in the specification. To change the values, un-select the Use Default Value checkbox. In case the default values are required again, just select the checkbox to allow all existing values to be reset to default.

Note: The PID Control setting is used to adjust the step width for steps calculation if the target measurement cannot be met with the current step. To adjust, use a lower PID Control value to reduce the subsequent step or increase the control value to make the subsequent step bigger.





FIGURE 30. CALIBRATION TARGET OVERWRITE PAGE





# 5 Testing Using GRL-PCIE5-BASE-RXA Software

Once the final stressed eye has been calibrated successfully, receiver stress jitter voltage tolerance and margin testing can then be performed on the device under test (DUT). The DUT should have a Replica Channel of the same Insertion Loss as the Replica Channel used for calibration. The Replica Channel is removed when performing the DUT tests.

The GRL-PCIE5-BASE-RXA software automates the receiver compliance and jitter tolerance testing, at the spec-defined or user-defined jitter frequency steps. The GRL software also supports nested loop testing of multiple parameters to facilitate silicon PVT testing or testing across multiple test conditions. When testing is completed, the results will be logged in an aggregated test report which can be generated into a PDF format.

Receiver device compliance ensures the receiver DUT is able to correctly interpret data from a received signal with valid voltage and timing characteristics by achieving an acceptable bit error ratio (BER) of less than 1E-12. The signal used for verifying receiver tolerance must contain the maximum allowable jitter, noise and signal loss. The stressed receiver tolerance test should include various differential mode sinusoidal interference, minimum transmitter voltage amplitude and jitter which includes random jitter and a sinusoidal periodic jitter component that is swept across specific frequency intervals.

Once the stressed receiver tolerance test setup has been calibrated, the BERT will transmit a modified compliance pattern to the receiver and monitors the loopback pattern has a BER that is less than 1E-12.



### 5.1 Receiver DUT Compliance Test Setup

### 5.1.1 Test Setup



FIGURE 31. TYPICAL RECEIVER DUT TEST SETUP

### **Connection Steps:**

- 1. Using back the same BERT connections from calibration, remove the oscilloscope connections from the variable ISI board.
- 2. Connect the jittered clock output to the Aux input on the MU181500B using a SMA-SMA short cable.
- 3. Using phase matched K-K coaxial cables, connect the variable ISI board to the DUT Rx inputs.
- 4. *If using an Add-in card DUT*, connect the MU181500B sub-rate clock outputs to the Ref Clk+/- of the DUT using coaxial cables.
- 5. *If using a System DUT*, connect the Ref Clk of the DUT to the 100 MHz Ref Input on the MU181000A/B with a BNC cable.



6. Using phase matched K-K coaxial cables, connect the DUT Tx outputs to the MU195040A (or MU196040B if using a PAM4 Error Detector) data inputs for loopback error detection.

### 5.1.2 Receiver Compliance Tests

In the following diagram, **Stress Jitter Voltage** tests are selected if tests at the Compliance Jitter Limits are to be performed.



FIGURE 32. SELECTING RECEIVER COMPLIANCE TESTS

The stress jitter voltage tests are run from the same screen as shown in Figure 25.

### **5.1.3** Receiver Margin Tests

In the following diagram, **Stress Jitter Voltage Margin** tests are selected if Jitter Margin testing is to be performed.



FIGURE 33. SELECTING RECEIVER MARGIN TESTS

The marginal tests are run from the same screen as shown in Figure 25.

### **5.1.4 Configure Receiver Test Parameters**

Select from the menu to access the **Configurations** page. Set the required parameters for DUT Rx testing as described below.

To return all parameters to their default values, select the 'Set Default' button.





FIGURE 34. RECEIVER TEST PARAMETERS CONFIGURATION PAGE

TABLE 5. RECEIVER TEST PARAMETERS DESCRIPTION

| Parameter           | Description                                                                                                                                        |
|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|
| Error Detector Type | Select the PAM4 or NRZ error detector to be used for DUT testing. <i>Note: The MU196040B error detector module supports PAM4 BER measurements.</i> |

### 5.1.5 Apply Calibrated Values for Testing

Calibrated values from the stressed jitter voltage calibration can be used in the DUT Rx tests. To apply these values, select **Apply Stress Voltage Param**.



FIGURE 35. SELECTING TO APPLY CALIBRATION VALUES

## 5.2 Enable Loopback BER Test

To set up the GRL software to automate loopback testing for error detection, go to the

Configurations menu and set up the following settings. Make sure that the Rx DUT is capable of supporting loopback mechanism for BER measurements.

- 1. Under the Error Counter tab, select 'LoopBack' to enable loopback test mode for the DUT (refer Section 3.2.3.8).
- 2. Under the Loopback Mode tab, select 'Clock Recovery' in the Clock Recovery Method field to apply the clock data recovery function to process the modified compliance pattern generated by the DUT (refer Section 3.2.3.9). Then, set the value for the Clock Recovery Loop Bandwidth by selecting 'Manual' or simply use the default 'Jitter Tolerance' values.





If using a user-defined pattern instead of the default test pattern for error checking, select the 'Custom Pattern for Error Detector' checkbox. Then, select the type of custom test pattern to be used.

- 3. Under the Error Detector Settings tab, choose to enable or disable CTLE and SKP OS symbol filtering as required in BER testing (refer Section 3.2.3.10).
- 4. If needed to change the default spec-defined limits for the target BER and maximum error allowed for BER measurements, then select the Compliance tab and define new values (refer Section 3.2.3.11).



# 6 Interpreting Test Report

The **Report** page has all the results from all the test runs displayed. If some of the results are not desired, they can be individually deleted by using the **Delete** button. Also for a PDF report, select the **Generate report** button. To have the calibration data plotted in the report, make sure the **Plot Calibration Data** box is checked.



FIGURE 36. REPORT RESULTS PAGE

#### 6.1 DUT Information

This portion is populated from the information in the DUT tab from the **Session Info** tab.



FIGURE 37, DUT INFORMATION



## **6.2** Summary Table

This portion is populated from the tests performed and its results. This gives an overall view of all the results and its test conditions.

| No | TestName                                          | Limits | Value | Results | SJ       |
|----|---------------------------------------------------|--------|-------|---------|----------|
| 1  | Pre-shoot Calibration                             | N/A    | N/A   | Pass    |          |
| 2  | De-emphasis Calibration                           | N/A    | N/A   | Pass    |          |
| 3  | Launch Amplitude Calibration                      | N/A    | N/A   | Pass    |          |
| 4  | Rj Calibration                                    | N/A    | N/A   | Pass    |          |
| 5  | Sj Calibration                                    | N/A    | N/A   | Pass    | SJLF_1   |
| 6  | <u>Sj Calibration</u>                             | N/A    | N/A   | Pass    | SJLF_2   |
| 7  | Sj Calibration                                    | N/A    | N/A   | Pass    | SJLF_3   |
| 8  | Sj Calibration                                    | N/A    | N/A   | Pass    | SJLF_4   |
| 9  | SJ Tone Calibration                               | N/A    | N/A   | Pass    |          |
| 10 | ISI Calibration (Long) (Downstream)               | N/A    | N/A   | Fail    |          |
| 11 | CM Sinusoidal Interference Calibration            | N/A    | N/A   | Pass    |          |
|    | (Long) (Downstream)                               |        |       |         |          |
| 12 | DM Sinusoidal Interference Calibration            | N/A    | N/A   | Pass    |          |
|    | (Long) (Downstream)                               |        |       |         |          |
| 13 | Stressed Jitter Voltage Calibration               | N/A    | N/A   | Pass    |          |
|    | (Long) (Downstream)                               |        |       |         |          |
| 14 | ISI Calibration (Long) (Upstream)                 | N/A    | N/A   | Pass    |          |
| 15 | CM Sinusoidal Interference Calibration            | N/A    | N/A   | Pass    |          |
|    | (Long) (Upstream)                                 |        |       |         |          |
| 16 | DM Sinusoidal Interference Calibration            | N/A    | N/A   | Pass    |          |
|    | (Long) (Upstream)                                 |        |       |         |          |
| 17 | Stress Jitter Voltage Calibration (Long)          | N/A    | N/A   | Pass    |          |
| 40 | (Upstream)                                        |        |       |         |          |
| 18 | Apply Stress Voltage Param (long)                 | N/A    | N/A   | Pass    |          |
| 40 | (Downstream)                                      | NI/A   | NI/A  | E-3     | 0.11.5.4 |
| 19 | Stress Jitter Voltage Test (Long)                 | N/A    | N/A   | Fail    | SJLF_1   |
| 20 | (Downstream)                                      | NI/A   | NI/A  | F-3     | 0115.0   |
| 20 | Stress Jitter Voltage Test (Long)                 | N/A    | N/A   | Fail    | SJLF_2   |
| 21 | (Downstream)<br>Stress Jitter Voltage Test (Long) | N/A    | N/A   | Fail    | SJLF_3   |
| 21 | (Downstream)                                      | IN/A   | IN/A  | Fall    | SULF_S   |
| 22 | Stress Jitter Voltage Test (Long).                | N/A    | N/A   | Fail    | SJLF 1   |
| 22 | (Upstream)                                        | IN/A   | IN/A  | Fall    | SULF_I   |
| 23 | Stress Jitter Voltage Test (Long)                 | N/A    | N/A   | Fail    | SJLF_2   |
|    | (Upstream)                                        | IN/A   | IVA   | I all   | SULI _2  |
| 24 | Stress Jitter Voltage Margin Test                 | N/A    | N/A   | Fail    | SJLF 1   |
|    | (Long) (Downstream)                               |        | 17/7  | 1 411   | OUL! _!  |
| 25 | Stress Jitter Voltage Margin Test                 | N/A    | N/A   | Fail    | SJLF 2   |
| 20 | (Long) (Downstream)                               | 177    | 17/2  | Call    | JOE _2   |
|    | trough (pownourcum)                               | -      |       |         |          |

FIGURE 38. SUMMARY TABLE



#### 6.3 Calibration Data Results

If Plot Calibration Data checkbox is checked, then the plots are shown in this part of the report.



FIGURE 39. CALIBRATION RESULTS EXAMPLE



## **6.4 Compliance Test Results**

22. Stress Jitter Voltage Test (Long) (Upstream) [SJLF\_1]

Pass/Fail Stats : Fail

Test Frequency : 30 KHz

ISI Generator : PCIE ISI Board

Preshoot (dB) : 0 (0.26)

**DeEmphasis (dB)** : -6 (-6.74)

**RJ (ps RMS)** : 0.5 (0.188)

SJ (ps) : 31.25 (1)

Amplitude (mV) : 740 (510)

DMSI Freq (GHz) : 2.1

DMSI (mV) : 13.46(21.17)

CM Freq (MHz) : 120.0

CMSI (mV) : 150 (170.390)

SJ Tone Freq (MHz) : 210

**SJ Tone (ps)** : 4.44E-16 (0)

Max Error Allowed : 0

Error Counts : 234

Test completed time : 10 7 □ 2019 7:57:20 □ □

FIGURE 40. COMPLIANCE TEST RESULTS EXAMPLE



## 6.5 Margin Test Results

24. Stress Jitter Voltage Margin Test (Long) (Downstream) [SJLF\_1]

Pass/Fail Stats : Fail

Preshoot (dB) : 0 (0.26)

**DeEmphasis (dB)** : -6 (-6.74)

**RJ (ps RMS)** : 1 (0.54)

Amplitude (mV) : 800 (550)

DMSI Freq (GHz) : 2.1

DMSI (mV) : 5 (7.69)

CM Freq (MHz) : 120.0

CMSI (mV) : 150 (170.724)

ISI Generator : PCIE ISI Board

SJ Tone Freq (MHz) : 210

**SJ Tone (ps)** : 4.440E-16 (0)

**Sj Specs** : 31.25 ps

Max Error Allowed : 0

Last Passing Sj : 31.2500 ps

Test completed time : 10 7 □ 2019 8:53:15 □ □

FIGURE 41. MARGIN TEST RESULTS EXAMPLE



## 7 Saving and Loading Test Sessions

The GRL-PCIE5-BASE-RXA software enables calibration and test results to be created and maintained as a 'Live Session' in the application. This allows the user to quit the application and return later to continue where the user left off.

Save and Load Sessions are used to save a test Session that the user may want to recall later. The user can 'switch' between different sessions by saving and loading them when needed.

- To save a session, with all of the parameter information, the test results, and any waveforms, select the "Options" drop-down menu, then the "Save Session" option.
- To load a session back into the software, including the saved parameter settings, select the "Options" drop-down menu, then the "Load Session" option.
- To create a New session and return the application back to a default configuration, select the "Options" drop-down menu, then the "New Session" option.



FIGURE 42. SAVING AND LOADING CALIBRATION AND TEST SESSIONS

The configuration and session results are saved in a file with the extension '.ses', which is a compressed zip-style file, containing a variety of information.



# 8 Appendix A: Method of Implementation (MOI) Using Automation

This section provides sample methodology to automate PCIe Gen 5 Base Rx calibration using GRL-PCIE5-BASE-RXA software at 32 GT/s. This procedure will ensure Receiver Impairment adjustments on the MP1900A BERT are accurate before running DUT compliance tests.

#### 8.1 Perform Calibration at TP1

#### 8.1.1 Pre-shoot Calibration

The **Caltable** method is used to calibrate pre-shoot:

- 1. Set 800mV (p-p) amplitude on BERT.
- 2. Set 0dB for De-emphasis on BERT.
- 3. Measure:

```
1dB at BERT, then measure Pre-shoot, record
2dB at BERT, measure again, record
3dB at BERT, measure again, record
.....
5dB at BERT, measure again, record.
```

- 4. Plot a Caltable graph.
- 5. Passing criteria is to obtain measured Pre-shoot at 1dB Min and Max 4dB.

### 8.1.2 De-emphasis Calibration

The Caltable method is used to calibrate De-emphasis:

- 1. Set 800mV (p-p) amplitude on BERT.
- 2. Set 0dB for Pre-shoot on BERT.
- 3. Measure:

```
-8dB at BERT, then measure De-emphasis, record-7dB at BERT, measure again-6dB at BERT, measure again....0dB.
```

- 4. Plot a Caltable graph.
- 5. Passing criteria is to obtain measured De-emphasis at -1dB Min and Max -6dB.





FIGURE 43. DE-EMPHASIS CALIBRATION CALTABLE GRAPH

#### 8.1.3 Launch Amplitude Calibration

The Caltable method is used to calibrate Launch Amplitude:

- 1. Initialize BERT.
- 2. Set BERT to 0dB Pre-shoot and De-emphasis obtained from Caltable as measured above.
- 3. Set 300mV Amplitude at BERT, then measure the amplitude in scope, record it.
- 4. Increase 100mV on each iteration, measure the amplitude in scope, until measured amplitude meets or exceeds 1200mV.
- 5. Plot a Caltable graph.
- 6. Passing criteria is to obtain MEAN value of Launch Amplitude measurement at 720-800mV.

#### 8.1.4 RJ Calibration

The Caltable method is used to calibrate RJ:

- 1. Initialize BERT.
- 2. Set 800mV (p-p) amplitude (based on calibrated value).
- 3. Set BERT to 0dB Pre-shoot and De-emphasis obtained from Caltable as measured above.
- 4. Set All Stress to 0mV.
- 5. Set 1100 Pattern on BERT.
- 6. Set Initial RJ value to 0.04UI(p-p) on BERT.
- 7. Measure RJ (in ps (RMS)) from scope using EZJIT, record the measured value.
- 8. Increase 0.1UI (p-p) on each iteration, measure RJ from scope, until measured RJ meets or exceeds 1.0ps (RMS).
- 9. Plot a Caltable graph.
- 10. Passing criteria is to obtain measured RJ at 1.0 ps (RMS).



#### 8.1.5 SJ Calibration

The Caltable method is used to calibrate SJ:

- 1. Initialize BERT.
- 2. Set 800mV (p-p) amplitude (based on calibrated value).
- 3. Set BERT to 0dB Pre-shoot and De-emphasis obtained from Caltable as measured above.
- 4. Set All Stress to 0mV.
- 5. Set 1100 Pattern on BERT.
- 6. Set the SJ Frequency of the first Permutation (33KHz, 1MHz, 10MHz, 100MHz).
- 7. Set 0 (%UI (p-p)) as base value in SJ, measure SJ (in ps (p-p)) from scope using EJZIT, record.
- 8. Increase 0.1UI (p-p) on each iteration for SJ Frequency 1MHz, 10MHz, 100MHz; Increase 0.2UI (p-p) on each iteration for SJ Frequency 33KHz.
- 9. Measure SJ from scope until measured SJ meets or exceeds 62.5ps for 33KHz SJ Frequency or 20.0ps for SJ Frequency 1MHz, 10MHz.
- 10. Plot a Caltable graph.
- 11. Passing criteria is to obtain measured SJ at Min 6ps (p-p) and Max 62.5ps (p-p) for 33KHz, 20.0ps (p-p) for 1MHz, 10MHz, 100MHz.
- 12. Proceed to next permutation.

#### 8.1.6 SJ Tone Calibration

The Caltable method is used to calibrate SJ Tone:

- 1. Initialize BERT.
- 2. Set 800mV (p-p) amplitude (based on calibrated value).
- 3. Set BERT to 0dB Pre-shoot and De-emphasis obtained from Caltable as measured above.
- 4. Set All Stress to 0mV.
- 5. Set 1100 Pattern on BERT.
- 6. Set SJ2 Frequency (210MHz).
- 7. Set 0 (%UI (p-p)) as base value in SJ2, measure SJ (in ps (p-p)) from scope using EJZIT, record.
- 8. Increase 0.1UI (p-p) on each iteration.
- 9. Measure SJ from scope until measured SJ meets or exceeds 10ps (p-p).
- 10. Plot a Caltable graph.
- 11. Passing criteria is to obtain measured SJ at Min 5ps (p-p) and Max 10ps (p-p).



#### 8.2 Perform Calibration at TP2

Calibration at TP2 can be performed for Downstream (for Host) or Upstream (for Device).

# 8.2.1 ISI Calibration (CEM Connector Channel + Replica Channel) [Applicable only if CTS version '1.0' is being used as the measurement reference method AND supported ISI Generator of either PCIe ISI Board or Artek is used.]

- 1. Initialize BERT.
- 2. Set 800mV (p-p) amplitude (based on calibrated value).
- 3. Set BERT to 0dB Pre-shoot and De-emphasis obtained from Caltable as measured above.
- 4. Set All Stress to 0mV.
- 5. Set Clk/256 Pattern on BERT.
- 6. Start with PCIe CEM Variable ISI board Lane 3.
- 7. Trigger waveform on scope to display waveform.
- 8. Save waveform as .dat file (Y only).
- 9. Convert saved waveform to Seasim-compatible waveform (step response) with X component (start from 0). Save to xxx\_vict.rfstep1. The \_vict.rfstep1 format consists of time[SPACE]Voltage\_level[New Line].
- 10. Create Seasim config file with predefined values for IL calculation.
- 11. Run Seasim with config file and step response.
- 12. Obtain .log file and .csv file from Seasim.
- 13. Record insertion loss at 16GHz in dB from .csv file. Check against upper and lower specification limits.
- 14. If insertion loss at 16GHz is above 34-37dB, decrease Lane number and repeat steps 7 to 13.
- 15. If insertion loss at 16GHz is below 37dB, increase Lane number and repeat steps 7 to 13.
- 16. Insertion loss (IL) profile curve will be generated to determine Lane number that corresponds to 34dB, 35dB, and 37dB losses for use in next step of calibration.

#### 8.2.2 Common Mode (CM) Sinusoidal Interference Calibration

The Caltable method is used to calibrate CM-SI:

- 1. Insert ISI trace at 36dB loss from previous calibration step.
- 2. Initialize BERT.
- 3. Set 0mV (p-p) amplitude.
- 4. Set BERT to 0dB Pre-shoot and De-emphasis obtained from Caltable as measured above.
- 5. Set All Stress to 0mV.
- 6. Set Frequency on BERT for Common Mode to 120MHz.
- 7. Set Output on BERT for Common Mode to 20mV, turn On Output.
- 8. Turn Off Output on BERT for Differential Mode.
- 9. Initialize scope.
- 10. Set up Func1 on scope to (Chan1 + Chan3)/2.
- 11. Measure Vp-p on Func1.



- 12. Record measured Phase.
- 13. Set 800mV (p-p) amplitude (based on calibrated value).
- 14. Set All Zero Pattern on BERT.
- 15. Set ISI % value based on above calibrated data.
- 16. Set BERT (Common Mode) to Sine Wave.
- 17. Measure Amplitude (in mV) from scope, record.
- 18. Increase 0.174dBm/20mV on each iteration, measure Amplitude from scope until measured value meets or exceeds 150mV.
- 19. Plot a Caltable graph.
- 20. Passing criteria is to obtain measured CM-SI at Min 100mV and Max 150mV.

#### 8.2.3 Differential Mode (DM) Sinusoidal Interference Calibration

This calibration is to ensure that the waveform achieves the calibrated eye height.

The Caltable method is used to calibrate DM-SI:

- 1. Insert ISI trace at 36dB loss from calibration step of Section 8.2.1.
- 2. Initialize BERT.
- 3. Set 0mV (p-p) amplitude.
- 4. Set BERT to 0dB Pre-shoot and De-emphasis obtained from Caltable as measured above.
- 5. Set All Stress to 0mV.
- 6. Set Frequency on BERT for Differential Mode to 2.1GHz.
- 7. Set Output on BERT for Differential Mode to 10mV, turn On Output.
- 8. Turn Off Output on BERT for Common Mode.
- 9. Initialize scope.
- 10. Set up Func1 on scope to (Chan1 Chan3).
- 11. Measure Vp-p on Func1.
- 12. Measure Amplitude (in mV) from scope, record.
- 13. Increase 0.174dBm/10mV on each iteration, measure Amplitude from scope until measured value meets or exceeds 30mV.
- 14. Plot a Caltable graph.
- 15. Passing criteria is to obtain measured DM-SI at Min 10mV and Max 40mV.

#### 8.2.4 Stress Jitter Voltage Eye Calibration

This calibration is to ensure that the waveform achieves the calibrated eye width and eye height.

- 1. Initialize BERT.
- 2. Set 800mV (p-p) amplitude (based on calibrated value).
- 3. Set All Stress to 0mV.
- 4. Set Clk/256 Pattern on BERT.
- 5. Start with ISI traces of 37dB.
- 6. Trigger waveform on scope to display waveform.
- 7. Embed waveform with reference package s4p.



- 8. Save waveform to .dat file (Y only).
- 9. Convert saved waveform to Seasim-compatible waveform (step response) with X component (starting from 5). Save to xxx\_vict.rfstep1. The \_vict.rfstep1 format consists of time[SPACE]Voltage\_level[New Line].
- 10. Create Seasim config file with predefined values for Eye Opening calculation, starting with 0mV DM-SI.
- 11. Run Seasim with config file and step response.
- 12. Obtain .log file from Seasim.
- 13. Read eye height (EH) and eye width (EW).
- 14. Record EH vs. DM, and EW vs. DM for 800mV.
- 15. Increase DM-SI (in Seasim config) to 15mV, run Seasim again, obtain EH and EW.
- 16. Once EH and EW at 5, 15mV are obtained, plot Caltable graph and adjust DM setting needed to achieve 0.3UI and 15mV EH and EW.
- 17. If adjusted DM setting is out of range, increase/decrease SJ by 0.02UI. Repeat method to obtain EH and EW by adjusting DM.
- 18. If EH and EW do not fall within 0.3UI and 15mV after SJ variation, reduce ISI by 1dB up to 34dB and repeat steps 15 to 17.
- 19. If EH and EW still do not fall within specifications, return to starting ISI trace of 37dB while adjusting Amplitude and reducing ISI if necessary.
- 20. Repeat until EW and EW fall within specifications.
- 21. Record measured Amplitude, SJ, and DM.



# 9 Appendix B: Artek CLE Model Series Installation

#### 9.1 ISI Generator Driver Installation

If using a Artek CLE Model unit for Variable ISI Calibration, follow these steps to install the ISI generator driver before selecting it as an ISI channel in the GRL software.

- 1. Connect the Artek unit to the PC being used as the controller using a USB 2.0 cable.
- 2. Turn on the front panel power switch on the Artek unit.
- 3. Right-click on **My Computer > Manage > Device Manager**. If no software for Artek has been installed, you will see a 'bang' in the Device Manager.



FIGURE 44. DEVICE MANAGER WINDOW

- To install the Artek driver, go to <a href="http://www.aceunitech.com/support.html">http://www.aceunitech.com/support.html</a> and download the Control Software package for the Artek CLE Series.
- 5. Unpack the CLE Series Software .zip file.
- 6. Install the CLE Series Driver:
  - a) In Device Manager, right-click on **CLExxxx** > **Update Driver**.
  - b) Select **Browse My Computer for Driver** from Windows dialog. See Figure 45.
  - c) Browse to the root directory of the unzipped CLE Series Software folder.
  - d) Click **Next**. You will be asked to confirm your request to install a driver. See Figure 46.
  - e) Click Install. The driver software will complete the installation.
- 7. Once installation has completed, the Device Manager should look like Figure 47.





FIGURE 45. UPDATE DRIVER WINDOW





FIGURE 46. WINDOWS SECURITY WINDOW AND CONFIRMATION WINDOW



FIGURE 47. DEVICE MANAGER WINDOW AFTER INSTALLATION



The CLE Series software driver is now installed and the Artek unit can now be selected for use remotely using the GRL software.

#### 9.2 CLE Series GUI Installation

It may also be useful to install the CLE Series GUI, so that the ISI channel can also be controlled manually from the PC. To install the software, do the following:

- 1. In the CLE Series Software folder, click on the Setup.exe file. Once installed successfully, the following GUI will appear on the desktop.
- 2. You can now close the GUI if you do not want to have manual control.



FIGURE 48. CLE SERIES GUI



# 10 Appendix C: Connecting Keysight Oscilloscope to PC

If using a Keysight oscilloscope, refer to the following procedure on how to connect the Scope to be used with a PC. The Keysight Scope can be connected to the PC through GPIB, USB, or LAN.

- 1. Download the latest version of the Keysight IO Libraries Suite software from the Keysight website and install on the PC.
- 2. When installed successfully, the IO icon ( will appear in the taskbar notification area of the PC
- 3. Select the IO icon to launch the **Keysight Connection Expert**.
- 4. Click Rescan.



FIGURE 49. KEYSIGHT CONNECTION EXPERT

5. Refresh the system. The Keysight Scope is shown on the left pane and the VISA address is shown on the right pane.







FIGURE 50. OSCILLOSCOPE'S VISA ADDRESS

6. When connecting the Keysight Scope to the PC through GPIB/USB, type in the VISA address into the 'Address' field on the Equipment Setup page of the GRL PCIe 5.0 Base Rx Test Application. If connected via LAN, type in the Scope IP address, for example "TCPIP0::192.168.0.110::inst0::INSTR". Note to *omit* the Port number from the address.

If there is error in connection, type in the Scope IP address as "TCPIP0::192.168.0.4::5025::SOCKET".



## 11 Appendix D: Connecting Tektronix Oscilloscope to PC

If using a Tektronix DPOJET Series oscilloscope, refer to the following procedure on how to connect the Scope to be used with a PC. The Tektronix Scope can be connected to the PC through GPIB, USB, or LAN.

- 1. Download the latest version of the Tektronix TekVISA software from the Tektronix website and install on the PC.
- 2. When installed successfully, open the OpenChoice Instrument Manager application.



FIGURE 51. OPENCHOICE INSTRUMENT MANAGER IN START MENU

- 3. The left "Instruments" panel on the OpenChoice Instrument Manager will display all connected instruments. The functional buttons below the "Instruments" panel "Instrument List Update", "Search Criteria", "Instrument Identify" and "Properties" can be used to detect the Scope in case it does not initially appear under "Instruments".
  - a) "Instrument List Update": Select to refresh the instrument list and locate new instruments connected to the PC.
  - b) "Search Criteria": Select to configure the instrument search function.
  - c) "Instrument Identify": Select to use a supported programming language to send a query to identify the selected instrument.
  - d) "Properties": Select to display and view the selected instrument properties.





FIGURE 52. OPENCHOICE INSTRUMENT MANAGER MENU

- 4. If connecting the Tektronix Scope to the PC via USB, select the "Search Criteria" function to ensure that USB connection is enabled, and then select the "Instrument List Update" function. When the Scope appears on the "Instruments" panel, select it and then go to the "Instrument Identify" function. This will display the model and serial number of the Scope once detected. Select the "Properties" function to view the Scope address.
- 5. If connecting the Tektronix Scope to the PC via LAN, the Scope IP address must be predetermined beforehand. Then select the "Search Criteria" function to ensure that LAN connection is enabled and type in the Scope IP address. When the Scope shows up in the list, select it followed by "Search". The Scope should then appear on the "Instruments" panel. Select it and access the "Instrument Identify" function to view the Scope model and serial number as well as the "Properties" function to view the Scope address.
- 6. On the Equipment Setup page of the GRL PCIe 5.0 Base Rx Test Application, type in the Scope address into the 'Address' field. If the GRL PCIe 5.0 Base Rx Test Application is installed on the Tektronix Scope, ensure the Scope is connected via GPIB and type in the GPIB network address, for example "GPIB8::1::INSTR". If the GRL software is installed on the PC to control the Scope, type in the Scope IP address, for example "TCPIP0::192.168.0.110::inst0::INSTR". Note to *omit* the Port number from the address.





## END\_OF\_DOCUMENT